The computer-oriented user will find this manual useful for evaluation of the Datapoint 2200 capabilities and limitations. However, only the hardware considerations are covered in this manual. The full utility of the Datapoint 2200 cannot be appreciated until the available software support for the machine has been reviewed.

There is a complete family of software packages available for the Datapoint 2200 including high-level languages, operating systems, source code and text editors, communications programs, utility programs, etc. Reference should be made to the latest issue of the Datapoint 2200 Software Catalog for more complete information.
# TABLE OF CONTENTS

## PART 1 GENERAL FEATURES
1.1 Introduction ............................................. 1-1
1.2 System Elements ........................................ 1-1
1.3 CRT Display ............................................. 1-1
1.4 Keyboard ................................................ 1-2
1.5 Processor ................................................ 1-2
1.6 Cassette Tape Decks ..................................... 1-2
1.7 General Specifications .................................. 1-2
1.8 2200/Communications Adaptors ....................... 1-2
1.9 Other Peripherals ....................................... 1-3

## PART 2 VERSION I PROCESSOR
2.1 Processor Organization .................................. 2-1
2.2 Arithmetic/Logic Unit .................................. 2-1
2.3 Processor Registers ..................................... 2-1
2.4 Memory .................................................. 2-1
2.5 Pushdown Stack ......................................... 2-3
2.6 Data Format ............................................. 2-3
2.7 Control Flip-Flops ...................................... 2-3
2.8 Instruction Formats (General) ......................... 2-3

## PART 3 VERSION II PROCESSOR
3.1 Processor Organization .................................. 3-1
3.2 Arithmetic/Logic Unit .................................. 3-1
3.3 Processor Registers ..................................... 3-1
3.4 Memory .................................................. 3-1
3.5 Pushdown Stack ......................................... 3-3
3.6 Control Flip-Flops ...................................... 3-3
3.7 Interrupts .............................................. 3-3
3.8 Data Format ............................................. 3-4
3.9 Instruction Formats (General) ......................... 3-4

## PART 4 INSTRUCTION REPERTOIRE
4.1 Presentation Format ...................................... 4-1
Symbols and Abbreviations .................................. 4-1
   Load Immediate ........................................ 4-2
   Load ............................................... 4-2
   Add Immediate ...................................... 4-3
   Add .............................................. 4-3
   Add With Carry Immediate ......................... 4-3
   Add With Carry .................................. 4-3
   Subtract Immediate ................................ 4-4
   Subtract ......................................... 4-4
   Subtract With Borrow Immediate ................. 4-4
   Subtract With Borrow ......................... 4-5
   And Immediate .................................. 4-5
   And ............................................ 4-5
   Or Immediate ................................... 4-5
   Or ............................................. 4-5
   Exclusive Or Immediate ......................... 4-6
   Exclusive Or ................................... 4-6
   Compare Immediate ................................ 4-6
   Compare ......................................... 4-6
   Unconditional Jump ................................ 4-7
   Jump If Condition True ......................... 4-7
   Jump If Condition False ....................... 4-8
   Subroutine Call ................................. 4-8


<table>
<thead>
<tr>
<th>PART</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>If Condition True</td>
<td>4-9</td>
</tr>
<tr>
<td>If Condition False</td>
<td>4-10</td>
</tr>
<tr>
<td>Subroutine Return</td>
<td>4-11</td>
</tr>
<tr>
<td>Conditional Subroutine Return</td>
<td>4-11</td>
</tr>
<tr>
<td>If Condition True</td>
<td>4-11</td>
</tr>
<tr>
<td>If Condition False</td>
<td>4-11</td>
</tr>
<tr>
<td>Shift Right Circular</td>
<td>4-12</td>
</tr>
<tr>
<td>Shift Left Circular</td>
<td>4-12</td>
</tr>
<tr>
<td>No Operation</td>
<td>4-12</td>
</tr>
<tr>
<td>Halt</td>
<td>4-12</td>
</tr>
<tr>
<td>Input</td>
<td>4-12</td>
</tr>
<tr>
<td>Pop</td>
<td>4-13</td>
</tr>
<tr>
<td>Push</td>
<td>4-13</td>
</tr>
<tr>
<td>Enable Interrups</td>
<td>4-13</td>
</tr>
<tr>
<td>Disable Interrups</td>
<td>4-13</td>
</tr>
<tr>
<td>Select Alpha Mode</td>
<td>4-13</td>
</tr>
<tr>
<td>Select Beta Mode</td>
<td>4-13</td>
</tr>
<tr>
<td>External Command</td>
<td>4-14</td>
</tr>
</tbody>
</table>

5 INPUT/OUTPUT OPERATIONS
5.1 General | 5-1
5.2 Input/Output Instructions | 5-1
5.3 Input/Output Cable | 5-1
5.4 I/O Data Lines | 5-1
5.5 Input Strobe | 5-1
5.6 External Command Strobes | 5-1
5.7 Clock Line | 5-3
5.8 I/O Bus Electrical Specifications | 5-3
5.9 Data Transfer Operation | 5-3
5.10 Device Address Numbering | 5-4
5.11 I/O Power and Ground Lines | 5-4
5.12 I/O System Connector | 5-4

6 KEYBOARD
6.1 General Description | 6-1
6.2 Operation | 6-1

7 CRT DISPLAY
7.1 General Description | 7-1
7.2 Operation | 7-1

8 CASSETTE TAPES
8.1 General Description | 8-1
8.2 Operation | 8-1
8.3 Status | 8-1
8.4 Control | 8-1
LIST OF TABLES

TABLE                      PAGE
4-1  Source and Destination Codes (s and d) .... 4-1
4-2  Flip - Flop Code (fc)  ................. 4-1
4-3  External Commands ......... 4-14
4-4  Instruction Repertoire .. 4-16
5-1  External Commands .......... 5-3
5-2  Device Address Assignments .. 5-4
5-3  I/O Power and Ground Lines .. 5-7
5-4  I/O Connector Pin Assignments .. 5-7
6-1  Keyboard Coding (ASCII) ....... 6-2
8-1  Tape Unit Physical Specifications .... 8-2

LIST OF ILLUSTRATIONS

FIGURE                       PAGE
1-1  Datapoint 2200 - System Diagram . 1-4
2-1  Basic Processor (Version I) .... 2-2
3-1  Basic Processor (Version II) ... 3-2
5-1  I/O System, Functional Diagram .. 5-2
5-2  I/O Cable, Electrical Characteristics .. 5-5
5-3  Typical Data Output Sequence ... 5-6
5-4  Typical Data Input Sequence ... 5-8
7-1  Keyboard Layout .............. 7-2
PART 1

GENERAL FEATURES

1.1 INTRODUCTION

In early 1970, Datapoint Corporation introduced the Datapoint 2200, Version I, an integrated data system consisting of an alphanumeric keyboard for data entry, a cathode ray screen for data display, and two digital cassette recorders for bulk data storage. The terminal contained a general purpose digital computer for control and processing and the capability for extensive interfacing for communications and for interfacing with external devices or peripherals. The Version I Datapoint 2200 contained a maximum of 8,192 words of recirculating MOS memory. This integrated system of small computer, memory, and peripherals gained wide acceptance in a variety of data processing applications.

In early 1972, Datapoint Corporation introduced Version II of the Datapoint 2200 maintaining the original concept but incorporating many improvements and additions to augment its processing power.

Version II of the Datapoint 2200 appears physically identical to Version I and retains all the advantages of the first Datapoint. In fact, in keeping with the concept of upward compatibility programs generated for the Version I Datapoint will run, though substantially faster, on the Version II Datapoint. Improvements have been made at the basic processing unit and, through the incorporation of a random access memory, the speed has been vastly increased.

Memory size in the Version II is maximum of 16,384 words of 8 bit memory. One of the most impressive features of the random access memory aside from its size is the speed at which instructions are executed. Memory reference instructions require 3.2 or 4.8 micro seconds rather than up to 520 micro seconds for the Version I. For the same reasons jump and call instructions require 6.4 micro seconds instead of up to 520 micro seconds. In addition, the execution of all the instructions (except 1/O instructions) has been reduced to less than 1/4 the time required in Version I.

Version II provides the programmer an advantage of interrupt capability. This hardware interrupt feature enables the programmer to service peripherals requiring attention without the necessity of periodic addressing and status checking in his main program. Other features include: an additional set of 7 registers and 4 control flip-flops (alpha and beta modes), program access to the stack through through the new Push and Pop instructions and faster cassette tapes. These changes have all been incorporated into the 2200 Version II without the need to modify or convert user software written for the Version I 2200, except for timing or delay loops.

The achievement of a small computer with integrated key- board, display screen, random access storage, and communications capability at such low cost now makes possible computer sophistication for applications not previously practical — particularly in the computer terminal/source data entry/communications area.

This manual provides specific hardware specifications for Version I and Version II of the Datapoint 2200 with the following model codes:

<table>
<thead>
<tr>
<th>VERSION I</th>
<th>Model</th>
<th>Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>2200 - 102</td>
<td></td>
<td>2K Memory</td>
</tr>
<tr>
<td>2200 - 104</td>
<td></td>
<td>4K Memory</td>
</tr>
<tr>
<td>2200 - 106</td>
<td></td>
<td>6K Memory</td>
</tr>
<tr>
<td>2200 - 108</td>
<td></td>
<td>8K Memory</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>VERSION II</th>
<th>Model</th>
<th>Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>2200 - 114</td>
<td></td>
<td>4K Memory</td>
</tr>
<tr>
<td>2200 - 118</td>
<td></td>
<td>8K Memory</td>
</tr>
<tr>
<td>2200 - 122</td>
<td></td>
<td>12K Memory</td>
</tr>
<tr>
<td>2200 - 126</td>
<td></td>
<td>16K Memory</td>
</tr>
</tbody>
</table>

1.2 SYSTEM ELEMENTS

There are four basic system elements in the basic Datapoint 2200 plus the capability of interface to a number of external peripheral devices.

This manual covers the basic elements: CRT, keyboard, processor, cassette tape decks.

1.3 CRT DISPLAY

The Datapoint 2200 CRT Display provides the following features:

a. 7" x 3½" viewing area;

b. 960 characters;

c. 80 character by 12 line format;

d. 4/32" x 3/32" character size;

e. Entire 94 character ASCII set;
f. 60 frames per second refresh rate (50 frames per second when using 50 cycle power);

g. 5 x 7 matrix character generation;

h. 5 x 7 solid, blinking cursor, alternates with character, nondestructive;

i. P31 green phosphor;

j. Single control line erasure, frame erasure, and page roll-up; and

k. Direct control of all CRT functions by the 2200 processor, providing tab, editing, form control, etc.

1.4 KEYBOARD

The integral keyboard provides a basic 41 key alphanumeric key group, an 11 key numeric group and five system control keys.

The keyboard provides a unique multi-key roll-over characteristic providing maximum ease of typing. Transfer of characters from the keyboard is under control of the 2200 processor. An audible click providing an acoustical feedback to the typist is available under processor control.

A programmable audio “beep” is also provided when it is desired to gain a typist’s attention.

1.5 PROCESSOR

The integral processor provides all control functions and includes:

**VERSION I**

- 28 different instruction types;
- 7 addressable registers;
- 15 deep pushdown stack;
- Up to 8,192 word memory;

**VERSION II**

- 31 different instruction types;
- 14 addressable registers;
- 16 deep pushdown stack;
- Up to 16,384 word memory;

Both models: 8 bit memory word length;

- Complete parallel I/O system;
- Automatic power-up restart.

1.6 CASSETTE TAPE DECKS

Two read-write tape decks are provided for program and data storage. The deck accepts Norelco (Phillips)-type cassettes and provides:

a. 47 characters per inch density;

b. Bi-directional operation;

c. Processor controlled data transfer, direction control, and high-speed rewind.

1.7 GENERAL SPECIFICATIONS

The Datapoint 2200 has the following general characteristics:

a. 115 v. a. c., 60 cycle, 180 watts, power input (50 cycle 230 v. a. c., 60 optional);

b. 47 pounds weight;

c. 9-5/8” high, 18-1/2” wide, by 19-5/8” deep outside dimensions;

d. 0° to 50°C (32° to 122°F), 10 to 90 percent relative humidity operation environment.

1.8 2200/COMMUNICATIONS ADAPTOR

The 2200 is well-suited to tasks involving communications. Several models of adaptors are available for implementing communications systems. The following is a description of these adaptors:

**2200-400 COMMUNICATIONS ADAPTOR**

- This adaptor provides an EIA RS-232 interface to external datasets or other devices requiring an asynchronous, start-stop serial format, full or half duplex.

**2200-401 COMMUNICATIONS ADAPTOR WITH 103 MODEM**

- Full or half duplex communications up to 300 baud is provided by this adaptor. An internal modem is compatible with Bell System 103 series and automatic call control provides automatic dialing and answering under program control.

**2200-402 COMMUNICATIONS ADAPTOR WITH 202 MODEM**

- Communication up to 1200 baud can be accomplished with this adaptor. An internal modem is compatible with the Bell 202 series and automatic call control provides automatic dialing and answering under program control.
2200-403 HIGH LEVEL KEYER
This adaptor provides interface to telegraph lines or channels with either neutral or polar keying.

2200-404 SYNCHRONOUS COMMUNICATIONS
This adaptor may be used to interface a Bell System 201 synchronous or other manufacturer's equivalent modem to provide high-speed synchronous communications.

2200-420 PARALLEL DATA
For other manufacturer's peripherals requiring parallel data communications this adaptor can be connected to most logic levels.

1.9 OTHER PERIPHERALS

A number of other peripherals are available for use with the Datapoint 2200, including:

a. 2200/PRINTER A 132 column, 30 cps impact page printer.

b. 2200/LINE PRINTER A 132 column, 135 line per minute line printer.

c. 2200/TAPE Both 7 and 9 channel industry-compatible tapes will handle up to 8-1/2 inch reels.

d. 2200/DISC 2 megabyte removable cartridge disk.

e. 2200/CARD READER A 600 card/minute, 80 column card reader.
PART 2

BASIC PROCESSOR — VERSION I

2.1 PROCESSOR ORGANIZATION

The processor contained in the Datapoint 2200 is comprised of the Arithmetic/Logic Unit, two sets of 7 program accessible registers, 2K to 8K words of read/write memory, an instruction decoder, a 15-level hardware pushdown stack used in subroutine type operations, and an interrupt system.

2.2 ARITHMETIC/LOGIC UNIT

The Arithmetic/Logic Unit is capable of processing both binary integers and logical operands. All arithmetic and logical operations may take place between the A-register and any of the 7 program accessible registers or between the A-register and memory. The A-register always contains the result of an arithmetic or logic operation and the other register (or memory cell) is unaffected. Arithmetic and logic operations affect the Sign, Carry, Zero and Parity Flip-Flops.

2.3 PROCESSOR REGISTERS

Seven registers are present in the Datapoint 2200 Version I, giving the programmer a great deal of flexibility in creating a program.

A - The Accumulator register is used to hold the result of all arithmetic and logical instructions. All data transfers into or out of the computer take place through this register.

\[
\begin{array}{cccccccccc}
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
\]

A Register

B, C, D, E - These are general purpose registers which may be used in conjunction with the Accumulator in arithmetic and logical operations. Each register may be loaded from or stored into memory or another register. When used in conjunction with the A and H, L registers, the B, C, D and E registers may function as indexes.

\[
\begin{array}{cccccccccc}
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0
\end{array}
\]

B,C,D,E, Registers

H, L - The H and L Registers are utilized to contain respectively the most significant portion (MSP) and least significant portion (LSP) of the address of a memory location being referenced. All memory reference instructions utilize these registers with the exception of CALL and JUMP commands. However, the H and L Registers may be used as general purpose registers when not being used as above.

\[
\begin{array}{ccc}
H \ (8 \text{ bits}) & & L \ (8 \text{ bits})
\end{array}
\]

MSP of address being referenced   LSP of address being referenced

P - The program register or “Location Counter” contains the address of the next instruction to be executed. This register is stored in the pushdown stack upon the execution of a “CALL” instruction and is loaded with the effective address upon execution of a “JUMP”, “CALL” or “RETURN” instruction. The P register is 13 bits in length and is capable of addressing up to 8K of memory.

\[
\begin{array}{cccccc}
12 & P \ (13 \text{ bits}) & 0
\end{array}
\]

I - The I register is the register which holds the “operation code” of the instruction currently being executed. The contents of I are gated through a decoding network to determine what operation internal or external, is to be performed.

2.4 MEMORY

The basic Datapoint 2200 is supplied with 2048 eight-bit words of memory. Additional modules of 2048 words each may be incorporated with the total memory capacity of the processor being 8192 words. Each 2K memory is made up of 32 individual MOS shift registers with each one having a capacity of 512 bits or 64 eight-bit words. These registers are clocked at a rate of 1.2 MHz. Data is read out in its serial fashion with one word taking 8 microseconds. During this period of time, two clock pulse times are available for the processor to perform any necessary gating or testing functions.

The Datapoint 2200 memory might be likened to a drum type memory in some respects. It takes approximately 1/2 millisecond for the memory to completely circulate. Thus, if the current instruction referenced a memory location for data access, there would be a 1/2 millisecond delay before that instruction could be completed. However, unlike a drum memory the MOS memory may be stopped during instruction execution so that each succeeding instruction may be read from memory without delay (in 8 usec.).

Physically, instructions require a variable number of cycles for completion. In the first cycle, the instruction is fetched from memory and decoded. If the instruction involves no memory reference, it is then executed within 8 microseconds for a total completion time of 16 microseconds.

“Immediate” type instructions are the same as instructions requiring no memory reference and require a 16 usec. interval for the operand fetch and execute cycle. Jump and Call type instructions require a variable amount of time for execution, depending on the difference between the old and new locations.
PART 3

BASIC PROCESSOR – VERSION II

3.1 PROCESSOR ORGANIZATION

The processor contained in the Datapoint 2200 Version II is comprised of the Arithmetic/Logic Unit, two sets of 7 program accessible registers, 2K to 16K words of read/write memory, an instruction decoder, a 16 level hardware pushdown stack used in sub-routine type operations, and an interrupt system.

3.2 ARITHMETIC/LOGIC UNIT

The Arithmetic/Logic Unit is capable of processing both binary integers and logical operands. All arithmetic and logical operations may take place between the A-register and any of the 7 program accessible registers or between the A-register and memory. The A-register always contains the result of an arithmetic or logic operation and the other register (or memory cell) is unaffected. Arithmetic and logic operations affect the Sign, Carry, Zero and Parity Flip-Flops.

3.3 PROCESSOR REGISTERS

The Alpha and Beta modes of the processor each have 7 program accessible registers and 4 control flip flops. This gives the programmer the equivalent of 14 registers and 8 control flip flops. The registers and control flip flops of each mode are completely independent of each other allowing the registers of one mode to be altered without affecting the contents of the other.

To access the Beta mode registers and control flip flops, a select Beta mode instruction is executed. The Beta mode is then set until a select Alpha mode instruction is executed. The Alpha mode is automatically set when power is turned on, or the restart key depressed.

A - The Accumulator register is used to hold the result of all arithmetic and logical instructions. All data transfers into or out of the computer take place through this register.

B, C, D, E - These are general purpose registers which may be used in conjunction with the Accumulator in arithmetic and logical operations. Each register may be loaded from or stored into memory or another register. When used in conjunction with the A and H, L registers, the B, C, D and E registers may function as indexes.

3.4 MEMORY

The basic (Version II) Datapoint 2200 is supplied with 4096 eight-bit words of memory. Additional modules of 4096 words each may be incorporated with the total memory capacity of the processor being 16384 words.

The Datapoint 2200 memory is a random access MOS memory with an access time of 500 nanoseconds. Each memory cycle takes 1.6 microseconds and each instruction takes 2, 3 or 4 cycles to complete. Due to the random access nature of the memory, the time required to read or write to the memory is the same regardless of the address.

Since the memory is a “Dynamic” MOS memory the contents of the memory must be rewritten or “refreshed” periodically. The refresh rate of the Datapoint 2200 memory is equal to once every 40 memory cycles. This means that one memory cycle out of every 40 will be used up to refresh the memory. The only effect this has
DATAPoint 2200 (Version 2) Processor Organization
on processor operation is a slight slowing down of the processor (about 2.5%).

3.5 PUSHDOWN STACK

A unique feature of a machine this size is the incorporation into the processor's structure of a pushdown stack. This is useful for subroutine calling, saving the value of the H and L register pair while doing a memory reference to a different address, calculating an address and then jumping to it without having to overstore a JUMP instruction, making an abortive exit from a subroutine (returning control) to a location other than the one after the CALL instruction, and saving the state of the machine if there is at least one free stack location.

Information may be transferred between either the P-counter and the stack or the H and L register pair and the stack. In the former case, only 14 bits are transferred with the two most significant bits always being zero; whereas, in the latter case, all 16 bits are transferred. The stack is actually a scratch pad of sixteen 16-bit words which is addressed by a four-bit up/down counter. Whenever a CALL or PUSH instruction is executed, the P-counter or H and L register pair is written into the stack word pointed out by the counter which is then incremented. The pointer end- arounds to 0 if it is incremented past 15. Whenever a RETURN or POP instruction is executed, the stack pointer is first decremented (ending around to 15 if it is decremented below 0) and then the P-counter or H and L register pair is loaded from the pointed location (this does not effect the contents of that stack location). Note that the above description implies that the maximum subroutine nesting depth is sixteen and will be less if data is also pushed on- to the stack. That is, the seventeenth CALL or PUSH will overstore the value written in the first if no RETURN or POP instructions intervene.

### Pushdown Stack

<table>
<thead>
<tr>
<th>Address of CALL 5</th>
<th>Maximum</th>
</tr>
</thead>
<tbody>
<tr>
<td>Address of CALL 4</td>
<td>Capacity of</td>
</tr>
<tr>
<td>Address of CALL 3</td>
<td>16 CALLS</td>
</tr>
<tr>
<td>Address of CALL 2</td>
<td></td>
</tr>
<tr>
<td>Address of CALL 1</td>
<td></td>
</tr>
</tbody>
</table>

16 Bits

3.6 CONTROL FLIP-FLOPS

Also contained in the basic processor are eight control flip-flops (four in Alpha mode and four in Beta mode) which reflect the state of the arithmetic logic unit and which can be tested through the execution of a conditional jump, call or return instruction. The flip-flop mnemonics with their associated functions are as follows:

Cf-Carry Flip-flop. Set when an arithmetic operation results in either a carry (add) or borrow (subtract). "The Carry Flip-flop also reflects the state of the most significant bit in the accumulator after completion of a shift right instruction. Likewise, it reflects the state of the accumulator least significant bit after completion of a shift left instruction.

Zf-Zero Flip-flop. Set when the result of an arithmetic or logical operation is equal to zero.*

Sf-Sign Flip-flop. This flip-flop reflects the state of bit 7 in the accumulator after an arithmetic type operation.*

Pf-Parity Flip-flop. Indicates the parity or "number of one bits" contained in the accumulator. If this flip-flop is set (true), the A register contains an odd number of one bits; if it is reset (false), the A register contains an even number of one bits.*

*In the event of a compare instruction the contents of the accumulator are not changed; however, the control flip-flops reflect the equivalent of a subtract instruction.

3.7 INTERRUPTS

Included in the Datapoint 2200 processor is a hardware interrupt feature. The interrupt signal occurs at a one millisecond rate. This one millisecond rate is accurate to within ±.005%.

To use the interrupts an "Enable Interrupts" instruction is executed. An interrupt can occur after the next instruction is executed. For example, in:

```
LAB
EI
RET
```

an interrupt cannot occur until after the return instruction has been executed. An interrupt is executed exactly as a
CALL 0 instruction would be. The current address is pushed onto the stack and the next instruction is picked up from location zero.

To prevent interrupts from occurring after they have been enabled, a "Disable Interrupt" instruction is issued. Interrupts are automatically disabled at power on, or whenever the restart key on the keyboard is depressed. If the interrupt system is in the "Disabled" mode, and the one millisecond time period expires, the one interrupt will be saved and will be executed the next time interrupts are enabled.

3.8 DATA FORMAT

Data is represented in the Datapoint 2200 in the form of 8-bit binary integers.

\[ 7 \ 6 \ 5 \ 4 \ 3 \ 2 \ 1 \ 0 \]

DATA WORD

3.9 INSTRUCTION FORMATS (GENERAL)

Instruction formats, dependent upon the operation to be performed, may be eight, sixteen or twenty-four bits in length.

Type-1 - register to register, memory reference, arithmetic, logical, shift instructions

<table>
<thead>
<tr>
<th>OP CODE</th>
<th>8 bits</th>
</tr>
</thead>
</table>

Type-2 - immediate mode instructions

<table>
<thead>
<tr>
<th>OP CODE</th>
<th>OPERAND</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 bits</td>
<td>8 bits</td>
</tr>
</tbody>
</table>

Type-3 - JUMP & CALL instructions

<table>
<thead>
<tr>
<th>OP CODE</th>
<th>ADDRESS</th>
</tr>
</thead>
<tbody>
<tr>
<td>8 bits</td>
<td>16 bits</td>
</tr>
</tbody>
</table>
PART 4
INSTRUCTION REPETOIRE

4.1 PRESENTATION FORMAT

This section gives a detailed description of each of the Data-point 2200 instructions. The use and operations of each instruction is presented as follows:

FUNCTION: Mnemonic Code
OPERATION: Symbolic representation of instruction description.
OP CODE: Operation Code, expressed in octal.
TIMING: Execution time.
DESCRIPTION: Definition of function of the instruction.

\[
\begin{array}{ccccccc}
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\end{array}
\]

2nd Modifier

1st Modifier Instruction Type

INSTRUCTION FORMAT: Explanation of the function of each part of the instruction word.

NOTE

Considerations in instruction use and further definition of function.

Symbols and Abbreviations

The following symbols and abbreviations are used in the instruction format:

\[
\begin{array}{l}
( ) \quad \text{the contents of} \\
\leftarrow \quad \text{is replaced by} \\
\rightarrow \quad \text{is transferred to} \\
: \quad \text{is compared with} \\
A \quad \text{8 bit arithmetic register (accumulator)} \\
B \quad \text{8 bit general purpose registers} \\
C \quad \text{8 bit register used to specify most significant} \\
D \quad \text{portion of operand address} \\
E \quad \text{8 bit register used to specify least significant} \\
H \quad \text{portion of operand address} \\
L \quad \text{memory location designated by contents of} \\
M \quad \text{H, L} \\
r \quad \text{one of the following register designators: A, B,} \\
r_s \quad \text{C, D, E, H, L} \\
r_d \quad \text{designates operand source register (s=0-7)} \\
V \quad \text{designates operand destination register (d=0-7)} \\
V \quad \text{Logical “OR” operation} \\
\triangle \quad \text{Logical “AND” operation} \\
\text{STACK} \quad \text{Instruction counter (P) pushdown queue} \\
P \quad \text{Program counter} \\
f_c \quad \text{Flag flip-flop codes: } C_f, Z_f, S_f, P_f \\
RR \quad \text{Register to Register} \\
IM \quad \text{Immediate (from P+1)} \\
MR \quad \text{Memory Reference (Contents of memory} \\
\text{location designated by H, L)} \\
I \quad \text{Instruction Register}
\end{array}
\]

Table 4-1

<table>
<thead>
<tr>
<th>s/d</th>
<th>SYMBOLIC CODE</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>A</td>
</tr>
<tr>
<td>1</td>
<td>B</td>
</tr>
<tr>
<td>2</td>
<td>C</td>
</tr>
<tr>
<td>3</td>
<td>D</td>
</tr>
<tr>
<td>4</td>
<td>E</td>
</tr>
<tr>
<td>5</td>
<td>H</td>
</tr>
<tr>
<td>6</td>
<td>L</td>
</tr>
</tbody>
</table>

\[
\begin{array}{ccc}
M & 7 & \text{Memory location specified by contents of H\&L} \\
\end{array}
\]

Table 4-2

<table>
<thead>
<tr>
<th>c</th>
<th>SYMBOLIC CODE</th>
<th>NAME</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>C_f</td>
<td>Carry</td>
</tr>
<tr>
<td>1</td>
<td>Z_f</td>
<td>Zero</td>
</tr>
<tr>
<td>2</td>
<td>S_f</td>
<td>Sign</td>
</tr>
<tr>
<td>3</td>
<td>P_f</td>
<td>Parity</td>
</tr>
</tbody>
</table>

4-1
LOAD IMMEDIATE: \( Lr_d \)

**OP CODE:** 0d6  
**TIMING:** 3.2 usec. (16 usec)*  
**OPERATION:** \((P+1) \rightarrow r_d, \ P+2 \rightarrow P\)  
**DESCRIPTION:** Transfers the contents of the memory location immediately following the instruction, to the register specified by bits 3-5 of the instruction word.

**INSTRUCTION FORMAT:**

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>OPERAND</td>
</tr>
<tr>
<td>0</td>
<td>d</td>
</tr>
<tr>
<td>6</td>
<td>s</td>
</tr>
</tbody>
</table>

\( d: \) is the destination designator  
\( d=7: \) is not allowed

**NOTE**

1. The contents of \( P+1 \) are unchanged.  
2. None of the Flag Flip-flops are affected.  
3. Refer to Table 4-1 for destination codes.

LOAD: \( Lr_d M, Lr_d r_s, LMr_s \)

**OP CODE:** 3ds  
**TIMING:** 3.2 usec. (16 usec) if RR, (520) 4.8 usec. if MR  
**OPERATION:** \((M) \rightarrow r_d \ (s=7, \ d<6 \ (Lr_d M))\)  
\((r_s) \rightarrow r_d \ (s=6, \ d<6 \ (Lr_d r_s))\)  
\((r_s) \rightarrow M \ (s=6, \ d=7 \ (LMr_s))\)  
**DESCRIPTION:** Transfers the operand from the source specified by bits 0-2 of the instruction word to the destination specified by bits 3-5 of the instruction word.

**INSTRUCTION FORMAT:**

<table>
<thead>
<tr>
<th>P</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
</tr>
<tr>
<td>6</td>
</tr>
<tr>
<td>5</td>
</tr>
<tr>
<td>4</td>
</tr>
<tr>
<td>3</td>
</tr>
<tr>
<td>2</td>
</tr>
<tr>
<td>1</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

\( d: \) designates the destination of data.  
\( s: \) designates the source. If either \( s \) or \( d=7 \), a memory reference is indicated and the contents of registers H&L specify the address of the memory location.

**NOTE**

1. The data source is unaffected.  
2. \( s \) and \( d \) both \( =7 \) results in a Halt instruction.  
3. None of the Flag Flip-flops are affected by execution of this instruction.  
4. \( s=d \) results in a NOP, except as stated in Note 2.

*Note: Timing values in parentheses are for Version 1.
ADD IMMEDIATE: AD
OP CODE: 004  TIMING: 4.8 usec. (16 usec)
OPERATION: (A) + (P+1) → A, P+2 → P
DESCRIPTION: Adds to the contents of the A register the
contents of the memory location immediately following the
instruction, and retains the sum in the A register. Sets the C_f
Flip-flop if ADD overflow occurs, otherwise resets C_f.

INSTRUCTION FORMAT:

```
  P   P+1
  +---+---+---+---+---+---+---+
  | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
      OPERAND
```

NOTE
1. The Sign, Zero and Parity Flip-flops
   will indicate the status of the A regis-
   ter at completion.
2. The contents of P+1 are unchanged.
3. The Carry Flip-flop is cleared at the
   beginning of this instruction.

ADD: ADr₅ ADM
OP CODE: 20ₜ  TIMING: 3.2 (16) usec. if RR, 4.8 (520)
usec. if MR
OPERATION: (A) + (r₅) → A or (A) + (M) → A
DESCRIPTION: This instruction is identical to ADD
IMMEDIATE with the exception of operand source.

INSTRUCTION FORMAT:

```
P
+---+---+---+---+---+---+---+
| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
+---+---+---+---+---+---+---+

s: specifies the operand source.
Refer to Table 4-1 for source codes.
```

ADD WITH CARRY IMMEDIATE: AC
OP CODE: 01ₜ  TIMING: 4.8 usec. (16 usec)
OPERATION: (A) + (P+1) + (C_f) → A, P+2 → P
DESCRIPTION: Adds the C_f bit and the contents of the
location immediately following the instruction to the con-
tents of the A register, and retains the sum in the A register.
If add overflow occurs, the C_f Flip-flop is set, otherwise C_f
is reset.

INSTRUCTION FORMAT:

```
P   P+1
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 0 |
      OPERAND
```

NOTE
1. The Sign, Zero and Parity Flip-flops
   will indicate the status of the A regis-
   ter at completion.
2. The contents of P+1 remain unchanged.

ADD WITH CARRY: ACr₅ ACM
OP CODE: 21ₜ  TIMING: 3.2 (16) usec. if RR, (520)
4.8 usec. if MR
OPERATION: (A) + (C_f) + (r₅) → A or (A) + (C_f) + (M) → A
DESCRIPTION: This instruction is identical to ADD WITH
CARRY IMMEDIATE with the exception of operand source.

INSTRUCTION FORMAT:

```
P
+---+---+---+---+---+---+---+
| 7 | 6 | 5 | 4 | 3 | 2 | 1 |
+---+---+---+---+---+---+---+

s: specifies the operand source.
Refer to Table 4-1 for source codes.
```

NOTE: Timing values in parentheses are for Version I.
### SUBTRACT IMMEDIATE: SU

**OP CODE:** 024  
**TIMING:** 4.8 usec. (16 usec)

**OPERATION:** \((A) \cdot (P+1) \rightarrow A, P+2 \rightarrow P\)

**DESCRIPTION:** Subtracts the contents of the memory location immediately following the instruction from the contents of the A register, and retains the difference in the A register. The \(C_f\) Flip-flop is set if underflow occurs.

**INSTRUCTION FORMAT:**

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>0</td>
<td>2 4</td>
</tr>
</tbody>
</table>

**NOTE**

1. The contents of \(P+1\) is unchanged.
2. The Zero, Sign, and Parity Flip-flops represent the status of the A register at the completion of this instruction.

---

### SUBTRACT WITH BORROW IMMEDIATE: SB

**OP CODE:** 034  
**TIMING:** 4.8 usec (16 usec)

**OPERATION:** \((A) \cdot (P+1) \cdot (C_f) \rightarrow A, P+2 \rightarrow P\)

**DESCRIPTION:** Subtracts the contents of the memory location immediately following the instruction and the \(C_f\) bit, from the contents of the A register. Sets the \(C_f\) bit if underflow occurs, otherwise resets \(C_f\).

**INSTRUCTION FORMAT:**

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>0</td>
<td>3 4</td>
</tr>
</tbody>
</table>

**NOTE**

1. The contents of \(P+1\) are unchanged.
2. The Zero, Sign, and Parity Flip-flops represent the status of the A register at the completion of this instruction.

---

### SUBTRACT: SUrS SUM

**OP CODE:** 22s  
**TIMING:** 3.2 (16) usec. if RR, 4.8 (520) usec. if MR

**OPERATION:** \((A) \cdot (r_s) \rightarrow A \) or \((A) \cdot (M) \rightarrow A\)

**DESCRIPTION:** This instruction is identical to SUBTRACT IMMEDIATE with the exception of operand source.

**INSTRUCTION FORMAT:**

<table>
<thead>
<tr>
<th>P</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>2 2 s</td>
</tr>
</tbody>
</table>

s: specifies the operand source.  
Refer to Table 4-1 for source codes.

---

### SUBTRACT WITH BORROW: SBrS SBM

**OP CODE:** 23s  
**TIMING:** 3.2 (16) usec. if RR, 4.8 (520) usec. if MR

**OPERATION:** \((A) \cdot (r_s) \cdot (C_f) \rightarrow A \) or \((A) \cdot (M) \cdot (C_f) \rightarrow A\)

**DESCRIPTION:** This instruction is identical to SUBTRACT WITH BORROW IMMEDIATE with the exception of operand source.

**INSTRUCTION FORMAT:**

<table>
<thead>
<tr>
<th>P</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>2 3 s</td>
</tr>
</tbody>
</table>

s: specifies the operand source.  
Refer to Table 4-1 for source codes.

---

**NOTE:** Timing values in parentheses are for Version I.
AND IMMEDIATE:  
OP CODE: 044  
OPERATION: \( (P+1) \land (A) \rightarrow A \), \( P+2 \rightarrow P \)  
DESCRIPTION: Forms the logical product of the contents of the A register with the contents of the memory location immediately following the instruction, and places the results in the A register.

INSTRUCTION FORMAT:

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0 7</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>4</td>
</tr>
</tbody>
</table>

NOTE
1. The Carry Flip-flop will be reset upon completion of the operation.
2. The Zero, Sign, and Parity Flip-flops will represent the status of the A register upon completion of the operation.

SAMPLE OPERATION:

(A Reg) 0 0 0 0 1 1 1 1 1
(P+1) 0 1 1 0 0 1 1 0
(A Reg) 0 0 0 0 0 1 1 0

OR IMMEDIATE:  
OP CODE: 064  
OPERATION: \( (A) \lor (P+1) \rightarrow A \), \( P+2 \rightarrow P \)  
DESCRIPTION: Forms the logical sum of the contents of the A register and the contents of the memory location immediately following the instruction, and places the result in the A register.

INSTRUCTION FORMAT:

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0 7</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>6</td>
</tr>
</tbody>
</table>

NOTE
1. The Carry Flip-flop will be reset at conclusion.
2. The Zero, Sign, and Parity Flip-flops will represent the status of the A register at completion of the operation.

SAMPLE OPERATION:

(A Reg) 0 0 0 0 1 1 1 1
(P+1) 0 1 1 0 0 1 1 0
(A Reg) 0 1 1 0 1 1 1 1

AND:  
ND\(_r_5\), NDM  
OP CODE: 24s  
OPERATION: \( (A) \land (r_5) \rightarrow A \), or \( (A) \land (M) \rightarrow A \)  
DESCRIPTION: This instruction is identical to AND IMMEDIATE with the exception of operand source.

INSTRUCTION FORMAT:

<table>
<thead>
<tr>
<th>P</th>
<th>s</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
<td>s</td>
</tr>
<tr>
<td>2</td>
<td>4</td>
</tr>
</tbody>
</table>

s: specifies the operand source.  
Refer to Table 4-1 for source codes.

OR:  
OR\(_r_5\), ORM  
OP CODE: 26s  
OPERATION: \( (A) \lor (r_5) \rightarrow A \), or \( (A) \lor (M) \rightarrow A \)  
DESCRIPTION: This instruction is identical to OR IMMEDIATE with the exception of operand source.

INSTRUCTION FORMAT:

<table>
<thead>
<tr>
<th>P</th>
<th>s</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 6 5 4 3 2 1 0</td>
<td>s</td>
</tr>
<tr>
<td>2</td>
<td>6</td>
</tr>
</tbody>
</table>

s: specifies the operand source.  
Refer to Table 4-1 for source codes.

NOTE: Timing values in parentheses are for Version I.
EXCLUSIVE OR
IMMEDIATE: XR
OP CODE: 054
TIMING: 4.8 (16) usec.
OPERATION: \( (A) \lor (P+1) \rightarrow A, P+2 \rightarrow P \)
DESCRIPTION: The logical difference of the contents of the A register and the contents of the memory location immediately following the instruction is formed, and the result replaces the contents of the A register.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccc}
  P & P+1 \\
  7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & 7 & 0 \\
  0 & 5 & 4 & \text{OPERAND} & & & & & & \\
\end{array}
\]

NOTE

1. The Carry Flip-flop will be reset at conclusion.
2. The Zero, Sign and Parity Flip-flops will represent the status of the A register upon completion of the operation.

SAMPLE OPERATION:

\[
\begin{array}{ccc}
  (A \text{ Reg}) & 0 & 0 \\
  (P+1) & 0 & 1 \\
  (A \text{ Reg}) & 0 & 0 \\
\end{array}
\]

EXCLUSIVE OR: \( Xr_s \times Xr_m \)
OP CODE: 25s
TIMING: 3.2 (16) usec. if RR, 4.8 (520) usec. if MR
OPERATION: \( (A) \lor (r_s) \rightarrow A, (A) \lor (M) \rightarrow A \)
DESCRIPTION: This instruction is identical to EXCLUSIVE OR IMMEDIATE with the exception of operand source.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccc}
  P \\
  7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
  2 & 5 & s \\
\end{array}
\]

s: specifies the operand source.
Refer to Table 4-1 for source codes.

COMPARE
IMMEDIATE: CP
OP CODE: 074
TIMING: 4.8 (16) usec.
OPERATION: \( (A) \rightarrow (P+1), P+2 \rightarrow P \)
DESCRIPTION: Compares the contents of the A register with the contents of the memory location immediately following the instruction. The flag flip-flops assume the same state as they would for a Subtract instruction.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccc}
  P & P+1 \\
  7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & 7 & 0 \\
  0 & 7 & 4 & \text{OPERAND} & & & & & & \\
\end{array}
\]

NOTE

1. The contents of the A register are unaffected.

COMPARE: \( CPr_s \times CPM \)
OP CODE: 27s
TIMING: 3.2 (16) usec. if RR, 4.8 (520) usec. if MR
OPERATION: \( (A) \rightarrow (r_s) \) or \( (A) \rightarrow (M) \)
DESCRIPTION: This instruction is identical to COMPARE IMMEDIATE with the exception of operand source.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccc}
  P \\
  7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
  2 & 7 & s \\
\end{array}
\]

s: specifies the operand source.
Refer to Table 4-1 for source codes.

NOTE: Timing values in parentheses are for Version I.
UNCONDITIONAL
JUMP: \text{JMP}
OP CODE: 104
TIMING: 6.4 usec. (See Note for Version I)
OPERATION: (P+1, P+2) \rightarrow P
DESCRIPTION: An unconditional transfer of control. The
contents of P+1 represent the least significant portion of the
address, while the contents of P+2 represent the most signifi-
cant portion.

INSTRUCTION FORMAT:

\begin{array}{cccc}
\text{P} & \text{P+1} & \text{P+2} \\
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & 7 & 0 & 7 & 0 \\
1 & 0 & 4 & \text{LSP} & 0 & \text{MSP} & 0 \\
\end{array}

OP CODE
ADDRESS

The three high order bits in the address are ignored, the re-
main ing 13 bits specify the address to which control is to be
transferred.

NOTE: *Timing is variable dependent upon cyclic
difference between instruction and effective
address locations. Version I Only.

JUMP IF CONDITION
TRUE: \text{JT}f_c
OP CODE: 1(c+4)0
TIMING: 6.4 (Variable) usec. if condition
true, 4.8 (24) usec. if condition false.
OPERATION: If (f_c=TRUE), (P+1, P+2) \rightarrow P. Otherwise,
P+3 \rightarrow P.
DESCRIPTION: Examines the designated flip-flop. If set,
transfers control to the address designated by the contents
of the two memory locations immediately following the
instruction. If the selected flip-flop is reset, executes the
next sequentially available instruction.

INSTRUCTION FORMAT:

\begin{array}{cccc}
\text{P} & \text{P+1} & \text{P+2} \\
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & 7 & 0 & 7 & 0 \\
1 & \text{c+4} & 0 & \text{LSP} & 0 & \text{MSP} & 0 \\
\end{array}

OP CODE
ADDRESS

C: designates which flip-flop con-
dition is to be tested. Refer to
Table 4-2 for list of Flip-flop codes.

NOTE

1. The condition of the selected Flip-flop is
unchanged by this instruction.

NOTE: Timing values in parentheses are for Version I.
JUMP IF CONDITION
FALSE: \( JF_c \)
OP CODE: 1c0
TIMING: 6.4 (Variable) usec. if condition false, 4.8 (24) usec. if condition true.
OPERATION: If \( f_c = \text{FALSE} \), \((P+1, P+2) \rightarrow P\). Otherwise \( P+3 \rightarrow P \).
DESCRIPTION: Examines the designated flip-flop. If reset, transfers control to the address designated by the contents of the two memory locations immediately following the instruction. If the selected flip-flop is set, executes the next sequentially available instruction.

INSTRUCTION FORMAT:

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
<th>P+2</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
<td>5 4 3 2 1 0 7</td>
</tr>
<tr>
<td>1</td>
<td>( c )</td>
<td>0</td>
</tr>
</tbody>
</table>

OP CODE  ADDRESS

c: designates which flip-flop (condition) is to be tested. Refer to Table 4-2 for list of flip-flop codes.

NOTE

1. The condition of the selected flip-flop is unchanged by this instruction.

SUBROUTINE CALL: CALL
OP CODE: 106
TIMING: 6.4 usec. (Variable)
OPERATION: \( P+3 \rightarrow \text{STACK}, (P+1, P+2) \rightarrow P \)
DESCRIPTION: Transfers the address of the next sequentially available instruction to the Pushdown Stack, and transfer control to the address specified by the contents of the two memory locations immediately following the Op Code.

INSTRUCTION FORMAT:

<table>
<thead>
<tr>
<th>P</th>
<th>P+1</th>
<th>P+2</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
<td>5 4 3 2 1 0 7</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>6</td>
</tr>
</tbody>
</table>

ADDRESS

NOTE

1. The Stack is open-ended in operation. If it is overfilled, the deepest address will be lost.

NOTE: Timing values in parentheses are for Version 1.
CONDITIONAL SUBROUTINE CALL

IF CONDITION TRUE: \( CT_{f_c} \)

OP CODE: 1(c+4)2 TIMING: 6.4 (Variable) usec. if condition true, 4.8 (24) if condition false.

OPERATION: If \( (f_c=True) \), \( P+3 \to \text{STACK}, (P+1, P+2) \to P. \)
Otherwise, \( P+3 \to P. \)

DESCRIPTION: Examines the designated flip-flop. If set, transfers the address of the next sequentially available instruction to the pushdown stack, and transfers control to the address of the two memory locations immediately following the Op Code. If the selected flip-flop is reset, executes the next sequentially available instruction.

INSTRUCTION FORMAT:

<p>| | | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>0</td>
<td>7</td>
</tr>
<tr>
<td>c+4</td>
<td>2</td>
<td>LSP</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P+1</td>
<td>P+2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

ADDRESS

c: designates which flip-flop (condition) is to be tested.

NOTE

1. The condition of the selected flip-flop is unchanged by this instruction.
2. The stack is open-ended in operation. If it is overfilled, the deepest address will be lost.
3. Refer to Table 4-2 for list of flip-flop codes.

NOTE: Timing values in parentheses are for Version I.
CONDITIONAL SUBROUTINE CALL

IF CONDITION FALSE: \( C F_{fc} \)

OP CODE: 1c2  
TIMING: 6.4 (Variable) usec. if condition  
false, 4.8 (24) usec. if condition true.

OPERATION: If \( f_c = \text{FALSE} \), \( P+3 \rightarrow \text{STACK}, \ (P+1, P+2) \rightarrow P \).

DESCRIPTION: Examines the designated flip-flop. If reset,  
transfers the address of the next sequentially available instruction  
to the pushdown stack, and transfers control to the  
address of the two memory locations immediately following  
the Op Code. If the selected flip-flop is set, executes the next  
sequentially available instruction.

INSTRUCTION FORMAT:

\[
\begin{array}{cccc|cc}
7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 & 7 & 0 & 0 \\
1 & c & 2 & & & & & & LSP & MSP \\
\end{array}
\]

ADDRESS

c: designates which flip-flop (condition)  
is to be tested.

NOTE

1. The condition of the selected flip-flop is  
unchanged by this instruction.
2. The stack is open-ended in operation. If  
it is overfilled, the deepest address will  
be lost.
3. Refer to Table 4-2 for list of flip-flop codes.

NOTE: Timing values in parentheses are for Version I.
SUBROUTINE RETURN
OP CODE: 007
OPERATION: (STACK) → P
DESCRIPTION: Transfer control to the address specified by the most recent entry in the Pushdown Stack. Deletes the most recent entry from the Stack.

INSTRUCTION FORMAT:

```
0 0 7
```

NOTE
1. The effect of attempting more "RETURN" than the Stack is capable of handling is undefined.

CONDITIONAL SUBROUTINE RETURN
IF CONDITION TRUE: RTf_c
OP CODE: 0(c+4)3
OPERATION: If (f_c=TRUE), Stack → P. Otherwise P+1 → P
DESCRIPTION: Examines the designated flip-flop. If set, transfers control to the address specified by the most recent entry in the pushdown stack. Deletes the most recent entry in the stack. If the selected flip-flop is reset, executes the next sequentially available instruction.

INSTRUCTION FORMAT:

```
0 c+4 3
```

c: designates which flip-flop (condition) is to be tested.

NOTE
1. The condition of the selected flip-flop is unchanged by this instruction.
2. The effect of attempting more "RETURN" than the stack is capable of handling is undefined.
3. Refer to Table 4-2 for list of flip-flop codes.

Note: Timing values in parentheses are for Version 1.
SHIFT RIGHT
CIRCULAR: SRC
OP CODE: 012 TIMING: 3.2 (16) usec.
OPERATION: \(A_m \rightarrow A_{m+1}, A_0 \rightarrow A_7, A_7 \rightarrow C_f\)
DESCRIPTION: Shifts the contents of the A register right in a circular fashion. Shifts the least significant bit into the most significant bit position. Upon completion of the operation, the Carry Flip-flop is equal to the most significant bit.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccccc}
\text{P} & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline
0 & 1 & 2 & 3 & 7 & 7 & 0 & & \\
\end{array}
\]

NOTE

None of the flag flip-flops other than \(C_f\) is affected by this instruction.

SHIFT LEFT
CIRCULAR: SLC
OP CODE: 002 TIMING: 3.2 (16) usec.
OPERATION: \(A_m \rightarrow A_{m+1}, A_7 \rightarrow A_0, A_7 \rightarrow C_f\)
DESCRIPTION: Shifts the contents of the A register left in a circular fashion. Shifts the most significant bit into the least significant bit position. Upon completion of the operation, the Carry Flip-flop is equal to the least significant bit.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccccc}
\text{P} & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline
0 & 0 & 2 & 3 & 7 & 7 & 0 & & \\
\end{array}
\]

NOTE

None of the flag flip-flops other than \(C_f\) is affected by this instruction.

NO OPERATION: NOP
OP CODE: 300 TIMING: 3.2 (16) usec.
OPERATION: \(P+1 \rightarrow P\)
DESCRIPTION: No instruction is executed.

INSTRUCTION FORMAT:

\[
\begin{array}{ccccccccc}
\text{P} & 7 & 6 & 5 & 4 & 3 & 2 & 1 & 0 \\
\hline
3 & 0 & 0 & & & & & & \\
\end{array}
\]

NOTE: Timing values in parentheses are for Version I.
INSTRUCTIONS BELOW APPLY TO VERSION II ONLY

**POP**
OP CODE: 060   TIMING: 4.8 usec.
OPERATION: Stack → H, L
DESCRIPTION: Transfers the most recent entry of the stack into the H & L registers. H = MSP, L = LSP

INSTRUCTION FORMAT:

```
7 6 5 4 3 2 1 0
0 6 0
```

**DISABLE**
OP CODE: 040   TIMING: 3.2 usec.
DESCRIPTION: Prevents interrupts from occurring until an ENABLE INTERRUPT instruction is executed.

INSTRUCTION FORMAT:

```
7 6 5 4 3 2 1 0
0 4 0
```

**PUSH**
OP CODE: 070   TIMING: 3.2 usec.
OPERATION: H, L → Stack
DESCRIPTION: Transfers the contents of the H & L registers into the PUSHDOWN stack. H = MSP, L = LSP

INSTRUCTION FORMAT:

```
7 6 5 4 3 2 1 0
0 7 0
```

**SELECT**
ALPHA MODE:
OP CODE: 030   TIMING: 3.2 usec.
DESCRIPTION: Selects the ALPHA MODE registers and control Flip Flops.

INSTRUCTION FORMAT:

```
7 6 5 4 3 2 1 0
0 3 0
```

**ENABLE**
INTERRUPTS: EI
OP CODE: 050   TIMING: 3.2 usec.
DESCRIPTION: Following the next instruction, will allow interrupts to occur until a Disable Interrupt instruction is executed.

INSTRUCTION FORMAT:

```
7 6 5 4 3 2 1 0
0 5 0
```

**SELECT**
BETA MODE
OP CODE: 020   TIMING: 3.2 usec.
DESCRIPTION: Selects the BETA MODE registers and control Flip Flops.

INSTRUCTION FORMAT:

```
7 6 5 4 3 2 1 0
0 2 0
```
EXTERNAL COMMAND: EX (exp)
OP CODE: 121-177 depending on the specific command being executed.
OPERATION: Performs I/O control functions according to (exp)
DESCRIPTION: These instructions perform the functions necessary for control of the I/O system and external devices. Many of these functions are specifically related to operation of particular devices. The device oriented commands for the Keyboard, CRT Display, Cassette Tapes, and Communications Interface are explained in the sections covering these devices.

INSTRUCTION FORMAT:

```
   OP CODE
  7 6 5 4 3 2 1 0
  0 1 x x x x x
     COMMAND CODE
```

Table 4-3 is a list of External Commands used. For a detailed discussion of their use, reference should be made to Part 5 (Input/Output Operations) and to descriptions of the separate external devices.

TABLE 4-3
EXTERNAL COMMANDS

<table>
<thead>
<tr>
<th>COMMAND NUMBER</th>
<th>(exp)</th>
<th>OCTAL CODE</th>
<th>COMMAND</th>
<th>DESCRIPTION</th>
<th>DEVICE ADDRESS</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>ADR</td>
<td>121</td>
<td>Address</td>
<td>Selects device specified by A-register</td>
<td>ALL</td>
</tr>
<tr>
<td>2</td>
<td>STATUS</td>
<td>123</td>
<td>Sense Status</td>
<td>Connects selected device status to input lines</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>DATA</td>
<td>125</td>
<td>Sense Data</td>
<td>Connects selected device data to input lines</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>WRITE</td>
<td>127</td>
<td>Write Strobe</td>
<td>Signals selected device that output data word is on output lines</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>COM1</td>
<td>131</td>
<td>Command 1</td>
<td>Outputs a control function to selected device</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>COM2</td>
<td>133</td>
<td>Command 2</td>
<td>Outputs a control function to selected device</td>
<td>ALL</td>
</tr>
<tr>
<td>7</td>
<td>COM3</td>
<td>135</td>
<td>Command 3</td>
<td>Outputs a control function to selected device</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>COM4</td>
<td>137</td>
<td>Command 4</td>
<td>Outputs a control function to selected device</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>------</td>
<td>141</td>
<td>(Unassigned)</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>10</td>
<td>------</td>
<td>143</td>
<td>(Unassigned)</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>11</td>
<td>------</td>
<td>145</td>
<td>(Unassigned)</td>
<td>---</td>
<td>---</td>
</tr>
<tr>
<td>12</td>
<td>------</td>
<td>147</td>
<td>(Unassigned)</td>
<td>---</td>
<td>---</td>
</tr>
</tbody>
</table>
### TABLE 4-3

**EXTERNAL COMMANDS**

**EX (exp)**

(Continued)

<table>
<thead>
<tr>
<th>COMMAND NUMBER</th>
<th>(exp)</th>
<th>OCTAL CODE</th>
<th>COMMAND</th>
<th>DESCRIPTION</th>
<th>DEVICE ADDRESS</th>
</tr>
</thead>
<tbody>
<tr>
<td>13</td>
<td>BEEP</td>
<td>151</td>
<td>Beep</td>
<td>Activates tone producing mechanism</td>
<td>341</td>
</tr>
<tr>
<td>14</td>
<td>CLICK</td>
<td>153</td>
<td>Click</td>
<td>Activates audible click producing mechanism</td>
<td>341</td>
</tr>
<tr>
<td>15</td>
<td>DECK1</td>
<td>155</td>
<td>Select Deck 1</td>
<td>Connects deck 1 to I/O bus</td>
<td>360</td>
</tr>
<tr>
<td>16</td>
<td>DECK2</td>
<td>157</td>
<td>Select Deck 2</td>
<td>Connects deck 2 to I/O bus</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>RBK</td>
<td>161</td>
<td>Read Block</td>
<td>Enables read circuitry and sets tape in forward motion</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>WBK</td>
<td>163</td>
<td>Write Block</td>
<td>Enables write circuitry and sets tape in forward motion</td>
<td>360</td>
</tr>
<tr>
<td>19</td>
<td>—</td>
<td>165</td>
<td>(Unassigned)</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>20</td>
<td>BSP</td>
<td>167</td>
<td>Backspace</td>
<td>Backs up the selected tape one record</td>
<td>360</td>
</tr>
<tr>
<td>21</td>
<td>SF</td>
<td>171</td>
<td>Slew Forward</td>
<td>Sets selected tape deck in forward motion</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>SB</td>
<td>173</td>
<td>Slew Backward</td>
<td>Sets selected tape deck in backward motion</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>REWIND</td>
<td>175</td>
<td>Rewind</td>
<td>Rewinds the selected deck to beginning of tape</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>TSTOP</td>
<td>177</td>
<td>Stop Tape</td>
<td>Halts motion of the selected tape deck</td>
<td>360</td>
</tr>
</tbody>
</table>
# TABLE 4-4

**INSTRUCTION REPERTOIRE**

<table>
<thead>
<tr>
<th>OP CODE</th>
<th>MNEMONIC</th>
<th>OP CODE</th>
<th>MNEMONIC</th>
<th>OP CODE</th>
<th>MNEMONIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>HALT</td>
<td>050</td>
<td>* EI</td>
<td>120</td>
<td>JFS</td>
</tr>
<tr>
<td>001</td>
<td>HALT</td>
<td>051</td>
<td></td>
<td>121</td>
<td>EX ADR</td>
</tr>
<tr>
<td>002</td>
<td>SLC</td>
<td>052</td>
<td></td>
<td>122</td>
<td>CFS</td>
</tr>
<tr>
<td>003</td>
<td>RFC</td>
<td>053</td>
<td>RTZ</td>
<td>123</td>
<td>EX STATUS</td>
</tr>
<tr>
<td>004</td>
<td>AD</td>
<td>054</td>
<td>XR</td>
<td>124</td>
<td></td>
</tr>
<tr>
<td>005</td>
<td></td>
<td>055</td>
<td></td>
<td>125</td>
<td>EX DATA</td>
</tr>
<tr>
<td>006</td>
<td>LA</td>
<td>056</td>
<td>LH</td>
<td>126</td>
<td></td>
</tr>
<tr>
<td>007</td>
<td>RETURN</td>
<td>057</td>
<td></td>
<td>127</td>
<td>EX WRITE</td>
</tr>
<tr>
<td>010</td>
<td></td>
<td>060</td>
<td>* POP</td>
<td>130</td>
<td>JFP</td>
</tr>
<tr>
<td>011</td>
<td>SRC</td>
<td>061</td>
<td></td>
<td>131</td>
<td>EX COM1</td>
</tr>
<tr>
<td>012</td>
<td>RFZ</td>
<td>062</td>
<td></td>
<td>132</td>
<td>CFP</td>
</tr>
<tr>
<td>013</td>
<td>AC</td>
<td>063</td>
<td>RTS</td>
<td>133</td>
<td>EX COM2</td>
</tr>
<tr>
<td>014</td>
<td></td>
<td>064</td>
<td>OR</td>
<td>134</td>
<td></td>
</tr>
<tr>
<td>015</td>
<td>LB</td>
<td>065</td>
<td></td>
<td>135</td>
<td>EX COM3</td>
</tr>
<tr>
<td>016</td>
<td></td>
<td>066</td>
<td>LL</td>
<td>136</td>
<td></td>
</tr>
<tr>
<td>017</td>
<td></td>
<td>067</td>
<td></td>
<td>137</td>
<td>EX COM4</td>
</tr>
<tr>
<td>020</td>
<td>* BETA</td>
<td>070</td>
<td>* PUSH</td>
<td>140</td>
<td>JTC</td>
</tr>
<tr>
<td>021</td>
<td></td>
<td>071</td>
<td></td>
<td>141</td>
<td></td>
</tr>
<tr>
<td>022</td>
<td>RFS</td>
<td>072</td>
<td></td>
<td>142</td>
<td>CTC</td>
</tr>
<tr>
<td>023</td>
<td>SU</td>
<td>073</td>
<td>RTP</td>
<td>143</td>
<td></td>
</tr>
<tr>
<td>024</td>
<td></td>
<td>074</td>
<td>CP</td>
<td>144</td>
<td></td>
</tr>
<tr>
<td>025</td>
<td>LC</td>
<td>075</td>
<td></td>
<td>145</td>
<td></td>
</tr>
<tr>
<td>026</td>
<td></td>
<td>076</td>
<td></td>
<td>146</td>
<td></td>
</tr>
<tr>
<td>027</td>
<td></td>
<td>077</td>
<td></td>
<td>147</td>
<td></td>
</tr>
<tr>
<td>030</td>
<td>* ALPHA</td>
<td>100</td>
<td>JFC</td>
<td>150</td>
<td>JTZ</td>
</tr>
<tr>
<td>031</td>
<td></td>
<td>101</td>
<td>INPUT</td>
<td>151</td>
<td>EX BEEP</td>
</tr>
<tr>
<td>032</td>
<td>RFP</td>
<td>102</td>
<td>CFC</td>
<td>152</td>
<td>CTZ</td>
</tr>
<tr>
<td>033</td>
<td>SB</td>
<td>103</td>
<td></td>
<td>153</td>
<td>EX CLICK</td>
</tr>
<tr>
<td>034</td>
<td></td>
<td>104</td>
<td>JMP</td>
<td>154</td>
<td></td>
</tr>
<tr>
<td>035</td>
<td>LD</td>
<td>105</td>
<td></td>
<td>155</td>
<td>EX DECK1</td>
</tr>
<tr>
<td>036</td>
<td></td>
<td>106</td>
<td>CALL</td>
<td>156</td>
<td></td>
</tr>
<tr>
<td>037</td>
<td></td>
<td>107</td>
<td></td>
<td>157</td>
<td>EX DECK2</td>
</tr>
<tr>
<td>040</td>
<td>* DI</td>
<td>110</td>
<td>JFZ</td>
<td>160</td>
<td>JTS</td>
</tr>
<tr>
<td>041</td>
<td></td>
<td>111</td>
<td></td>
<td>161</td>
<td>EX RBK</td>
</tr>
<tr>
<td>042</td>
<td>RTC</td>
<td>112</td>
<td>CFZ</td>
<td>162</td>
<td>CTS</td>
</tr>
<tr>
<td>043</td>
<td></td>
<td>113</td>
<td></td>
<td>163</td>
<td>EX WBK</td>
</tr>
<tr>
<td>044</td>
<td>ND</td>
<td>114</td>
<td></td>
<td>164</td>
<td></td>
</tr>
<tr>
<td>045</td>
<td></td>
<td>115</td>
<td></td>
<td>165</td>
<td></td>
</tr>
<tr>
<td>046</td>
<td>LE</td>
<td>116</td>
<td></td>
<td>166</td>
<td></td>
</tr>
<tr>
<td>047</td>
<td></td>
<td>117</td>
<td></td>
<td>167</td>
<td>EX BSP</td>
</tr>
</tbody>
</table>

* VERSION II ONLY
<table>
<thead>
<tr>
<th>OP CODE</th>
<th>MNEMONIC</th>
<th>OP CODE</th>
<th>MNEMONIC</th>
<th>OP CODE</th>
<th>MNEMONIC</th>
</tr>
</thead>
<tbody>
<tr>
<td>170</td>
<td>JTP</td>
<td>240</td>
<td>NDA</td>
<td>310</td>
<td>LBA</td>
</tr>
<tr>
<td>171</td>
<td>EX SF</td>
<td>241</td>
<td>NDB</td>
<td>311</td>
<td></td>
</tr>
<tr>
<td>172</td>
<td>CTP</td>
<td>242</td>
<td>NDC</td>
<td>312</td>
<td>LBC</td>
</tr>
<tr>
<td>173</td>
<td>EX SB</td>
<td>243</td>
<td>NDD</td>
<td>313</td>
<td>LBD</td>
</tr>
<tr>
<td>174</td>
<td></td>
<td>244</td>
<td>NDE</td>
<td>314</td>
<td>LBE</td>
</tr>
<tr>
<td>175</td>
<td>EX REWND</td>
<td>245</td>
<td>NDH</td>
<td>315</td>
<td>LBH</td>
</tr>
<tr>
<td>176</td>
<td></td>
<td>246</td>
<td>NDL</td>
<td>316</td>
<td>LBL</td>
</tr>
<tr>
<td>177</td>
<td>EX TSTOP</td>
<td>247</td>
<td>NDM</td>
<td>317</td>
<td>LBM</td>
</tr>
<tr>
<td>200</td>
<td>ADA</td>
<td>250</td>
<td>XRA</td>
<td>320</td>
<td>LCA</td>
</tr>
<tr>
<td>201</td>
<td>ADB</td>
<td>251</td>
<td>XRB</td>
<td>321</td>
<td>LCB</td>
</tr>
<tr>
<td>202</td>
<td>ADC</td>
<td>252</td>
<td>XRC</td>
<td>322</td>
<td></td>
</tr>
<tr>
<td>203</td>
<td>ADD</td>
<td>253</td>
<td>XRD</td>
<td>323</td>
<td>LCD</td>
</tr>
<tr>
<td>204</td>
<td>ADE</td>
<td>254</td>
<td>XRE</td>
<td>324</td>
<td>LCE</td>
</tr>
<tr>
<td>205</td>
<td>ADH</td>
<td>255</td>
<td>XRH</td>
<td>325</td>
<td>LCH</td>
</tr>
<tr>
<td>206</td>
<td>ADL</td>
<td>256</td>
<td>XRL</td>
<td>326</td>
<td>LCL</td>
</tr>
<tr>
<td>207</td>
<td>ADM</td>
<td>257</td>
<td>XRM</td>
<td>327</td>
<td>LCM</td>
</tr>
<tr>
<td>210</td>
<td>ACA</td>
<td>260</td>
<td>ORA</td>
<td>330</td>
<td>LDA</td>
</tr>
<tr>
<td>211</td>
<td>ACB</td>
<td>261</td>
<td>ORB</td>
<td>331</td>
<td>LDB</td>
</tr>
<tr>
<td>212</td>
<td>ACC</td>
<td>262</td>
<td>ORC</td>
<td>332</td>
<td>LDC</td>
</tr>
<tr>
<td>213</td>
<td>ACD</td>
<td>263</td>
<td>ORD</td>
<td>333</td>
<td></td>
</tr>
<tr>
<td>214</td>
<td>ACE</td>
<td>264</td>
<td>ORE</td>
<td>334</td>
<td>LDE</td>
</tr>
<tr>
<td>215</td>
<td>ACH</td>
<td>265</td>
<td>ORH</td>
<td>335</td>
<td>LDH</td>
</tr>
<tr>
<td>216</td>
<td>ACL</td>
<td>266</td>
<td>ORL</td>
<td>336</td>
<td>LDL</td>
</tr>
<tr>
<td>217</td>
<td>ACM</td>
<td>267</td>
<td>ORM</td>
<td>337</td>
<td>LDM</td>
</tr>
<tr>
<td>220</td>
<td>SUA</td>
<td>270</td>
<td>CPA</td>
<td>340</td>
<td>LEA</td>
</tr>
<tr>
<td>221</td>
<td>SUB</td>
<td>271</td>
<td>CPB</td>
<td>341</td>
<td>LEB</td>
</tr>
<tr>
<td>222</td>
<td>SUC</td>
<td>272</td>
<td>CPC</td>
<td>342</td>
<td>LEC</td>
</tr>
<tr>
<td>223</td>
<td>SUD</td>
<td>273</td>
<td>CPD</td>
<td>343</td>
<td>LED</td>
</tr>
<tr>
<td>224</td>
<td>SUE</td>
<td>274</td>
<td>CPE</td>
<td>344</td>
<td></td>
</tr>
<tr>
<td>225</td>
<td>SUH</td>
<td>275</td>
<td>CPH</td>
<td>345</td>
<td>LEH</td>
</tr>
<tr>
<td>226</td>
<td>SUL</td>
<td>276</td>
<td>CPL</td>
<td>346</td>
<td>LEL</td>
</tr>
<tr>
<td>227</td>
<td>SUM</td>
<td>277</td>
<td>CPM</td>
<td>347</td>
<td>LEM</td>
</tr>
<tr>
<td>230</td>
<td>SBA</td>
<td>300</td>
<td>NOP</td>
<td>350</td>
<td>LHA</td>
</tr>
<tr>
<td>231</td>
<td>SBB</td>
<td>301</td>
<td>LAB</td>
<td>351</td>
<td>LHB</td>
</tr>
<tr>
<td>232</td>
<td>SBC</td>
<td>302</td>
<td>LAC</td>
<td>352</td>
<td>LHC</td>
</tr>
<tr>
<td>233</td>
<td>SBD</td>
<td>303</td>
<td>LAD</td>
<td>353</td>
<td>LHD</td>
</tr>
<tr>
<td>234</td>
<td>SBE</td>
<td>304</td>
<td>LAE</td>
<td>354</td>
<td>LHE</td>
</tr>
<tr>
<td>235</td>
<td>SBH</td>
<td>305</td>
<td>LAH</td>
<td>355</td>
<td></td>
</tr>
<tr>
<td>236</td>
<td>SBL</td>
<td>306</td>
<td>LAL</td>
<td>356</td>
<td>LHL</td>
</tr>
<tr>
<td>237</td>
<td>SBM</td>
<td>307</td>
<td>LAM</td>
<td>357</td>
<td>LHM</td>
</tr>
<tr>
<td>CODE</td>
<td>MNEMONIC</td>
<td>CODE</td>
<td>MNEMONIC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>------</td>
<td>----------</td>
<td>------</td>
<td>----------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>360</td>
<td>LLA</td>
<td>370</td>
<td>LMA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>361</td>
<td>LLB</td>
<td>371</td>
<td>LMB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>362</td>
<td>LLC</td>
<td>372</td>
<td>LMC</td>
<td></td>
<td></td>
</tr>
<tr>
<td>363</td>
<td>LLD</td>
<td>373</td>
<td>LMD</td>
<td></td>
<td></td>
</tr>
<tr>
<td>364</td>
<td>LLE</td>
<td>374</td>
<td>LME</td>
<td></td>
<td></td>
</tr>
<tr>
<td>365</td>
<td>LLH</td>
<td>375</td>
<td>LMH</td>
<td></td>
<td></td>
</tr>
<tr>
<td>366</td>
<td>LLS</td>
<td>376</td>
<td>LML</td>
<td></td>
<td></td>
</tr>
<tr>
<td>367</td>
<td>LLM</td>
<td>377</td>
<td>HALT</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**NOTE**

OP Codes shown without Mnemonics are undefined.
PART 5

INPUT/OUTPUT OPERATIONS

5.1 GENERAL

The versatile input/output capability of the Datapoint 2200 permits it to communicate with external devices (such as the 2200 communications adaptor) through a parallel I/O system. The keyboard, CRT and tape decks that are an integral part of the Datapoint 2200 perform all operations over the same I/O system as external devices.

5.2 INPUT/OUTPUT INSTRUCTIONS

Two types of instructions provide for I/O operations. One is the INPUT command (see section 4) which, upon execution, transfers whatever is on the input bus to the A-register. The second is the EXTERNAL command which is sub-divided into 24 separate command operations (8 of which are available to devices physically external to the Datapoint 2200). Each EXTERNAL command produces a strobe pulse which may be used for control external to the processor. The actual control functions assigned to each external command are listed in Table 4-3.

5.3 INPUT/OUTPUT CABLE

The parallel I/O cable carries data, input strobe, external commands, and power between the 2200 processor and external devices connected to it. A complete I/O system is structured by connecting external devices in partyline fashion as shown in Figure 2-1. The I/O cable contains 8 input data lines, 8 output data lines, 1 input strobe line, 8 (of the 24) external command lines, 1 clock line, and 7 power and ground lines.

5.4 I/O DATA LINES

The data lines are broken into two groups. 8 lines are used for output and 8 lines are used for input.

The data output lines are connected (at all times) to the A-register in the processor and are used to perform three basic functions:

a. To transfer an address to select an external device (including the keyboard, c.r.t. and tape decks);

b. To transfer commands to an addressed device; and

c. To transfer data to an addressed device.

The data input lines are strobed into the A-register upon execution of the INPUT instruction and used to perform two basic functions:

a. To transfer status information from an addressed external device; and

b. To transfer data from an addressed external device.

As shown in Figure 5-1, input data or status from the data input lines is processed through input receivers and gated into the A-register. Once in the A-register data can be manipulated or stored as desired. Addresses, commands, or data that is to be transferred to an external device must first be loaded into the A-register. From the A-register it is transmitted through output devices onto the data output lines. The A-register is then used as a buffer register between the 2200 processor and external devices for all input and output data transfers.

5.5 INPUT STROBE

The INPUT STROBE carries a signal (8 usec pulse Version I, 4.8 usec pulse Version II) from the processor to the external device to indicate that whatever data is on the data input lines has been sampled and transferred into the A-register. The trailing edge of the pulse may be used by an external device to remove data from the data input line or to clear a status bit. The INPUT strobe is generated upon execution of the INPUT instruction.

In Version I, data transfer into the A-register occurs at the trailing edge of the INPUT STROBE. In Version II, this transfer occurs 400 nanoseconds prior to the leading edge of the input strobe.

5.6 EXTERNAL COMMAND STROBES

The eight EXTERNAL commands used by devices physically external to the Model 2200 are given function assignments as follows:
FIGURE 5-1
I/O SYSTEM, FUNCTIONAL DIAGRAM
## TABLE 5-1
**EXTERNAL COMMANDS**

**EX (exp)**

<table>
<thead>
<tr>
<th>COMMAND NUMBER</th>
<th>(exp)</th>
<th>OCTAL CODE</th>
<th>COMMAND</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>ADR</td>
<td>121</td>
<td>Address</td>
<td>Selects device specified by A-register</td>
</tr>
<tr>
<td>2</td>
<td>STATUS</td>
<td>123</td>
<td>Sense Status</td>
<td>Connects selected device status lines to data input bus</td>
</tr>
<tr>
<td>3</td>
<td>DATA</td>
<td>125</td>
<td>Sense Data</td>
<td>Connects selected device data lines to data input bus</td>
</tr>
<tr>
<td>4</td>
<td>WRITE</td>
<td>127</td>
<td>Write Strobe</td>
<td>Signals selected device that output data is on data output lines</td>
</tr>
<tr>
<td>5</td>
<td>COM1</td>
<td>131</td>
<td>Command 1</td>
<td>Signals selected device that a control word is on data output lines</td>
</tr>
<tr>
<td>6</td>
<td>COM2</td>
<td>133</td>
<td>Command 2</td>
<td>Signals selected device that a control word is on data output lines</td>
</tr>
<tr>
<td>7</td>
<td>COM3</td>
<td>135</td>
<td>Command 3</td>
<td>Signals selected device that a control word is on data output lines</td>
</tr>
<tr>
<td>8</td>
<td>COM4</td>
<td>137</td>
<td>Command 4</td>
<td>Signals selected device that a control word is on data output lines</td>
</tr>
</tbody>
</table>

Execution of an EXTERNAL instruction provides a pulse 4.8 microseconds long. No functions are performed within the 2200 processor during execution of an EXTERNAL instruction. The interpretation of each of the EXTERNAL instructions is as follows:

a. **Address.** The address command (EX ADR) is a signal from the processor to all external devices to indicate that the information on the data output bus is to be interpreted as an external device address. Whenever an address command is executed all external devices should be disconnected from the I/O system except the device whose address appears in the A-register. (See paragraph 5.10 for discussion of address assignments.)

b. **Sense Status.** The sense status (EX STATUS) command is a signal from the processor to the selected external device to place status information on the data input lines. (Note: External devices should be configured such that status is connected to the data input line whenever the device is first addressed. It is only necessary to use the EX STATUS instruction when it is desired to sense status after an EX DATA instruction has been used and a new address sequence has not been executed.)

c. **Sense Data.** The sense data (EX DATA) command is a signal from the processor to the selected external device to place its data on the data input lines.

d. **Write Strobe.** The write strobe (EX WRITE) command is a signal from the processor that data is present on the data output lines for the selected external device.

e. **Command 1 through Command 4.** Command 1 through Command 4 (EX COM1, etc.) have meaning appropriate to the device selected. Reference should be made to a description of each device for specific function assignments.

### 5.7 CLOCK LINE

The clock line is crystal controlled 153.6 kilohertz square wave that is available to external devices for timing purposes.

### 5.8 I/O BUS ELECTRICAL SPECIFICATIONS

All signals in the I/O System operate with a voltage swing of zero to +5 volts. Line drivers have a source impedance of approximately 470 ohms and line receivers have an input impedance in excess of 18,000 ohms and a decision threshold of +1.7 volts. Figure 5-2 illustrates a typical output line circuit.

All logic levels are True (logical 1) for zero (less than +1.7) volts and False (logical 0) for +5 (greater than 1.7) volts.

### 5.9 DATA TRANSFER OPERATION

a. **Data Output.** Figure 5-3 illustrates the sequence of events that occur when data is transferred from the
2200 processor to an external device. A typical program sequence to execute a transfer is as follows:

<table>
<thead>
<tr>
<th>WDATA</th>
<th>LA 0322</th>
<th>Load device address into A-register</th>
</tr>
</thead>
<tbody>
<tr>
<td>EX ADR</td>
<td>INPUT</td>
<td>Load device status into A-register</td>
</tr>
<tr>
<td>SRC</td>
<td>SRC</td>
<td>Shift desired status bit into C flip-flop</td>
</tr>
<tr>
<td>JFC EXIT</td>
<td></td>
<td>Exit if device not ready</td>
</tr>
<tr>
<td>LAM</td>
<td>EX WRITE</td>
<td>Load A-register with DATA Write Data to device</td>
</tr>
</tbody>
</table>

Once a device is addressed it remains addressed until another device is addressed so that succeeding commands may be transmitted to a device without re-addressing the device. Transmitting a command to a device would follow a program sequence similar to a data transfer except that EX COM would replace EX WRITE.

b. Data Input. Figure 4-4 illustrates a sequence of events that occur when data is transferred from an external device to the 2200 processor. A typical program sequence is as follows:

<table>
<thead>
<tr>
<th>RDATA</th>
<th>LA 0322</th>
<th>Load A-register with device address</th>
</tr>
</thead>
<tbody>
<tr>
<td>EX ADR</td>
<td>INPUT</td>
<td>Load device status into A-register</td>
</tr>
<tr>
<td>SRC</td>
<td>SRC</td>
<td>Shift status bit into C flip-flop</td>
</tr>
<tr>
<td>JFC EXIT</td>
<td></td>
<td>Exit if device not ready</td>
</tr>
<tr>
<td>EX DATA</td>
<td>INPUT</td>
<td>Load A-register with data</td>
</tr>
</tbody>
</table>

5.10 DEVICE ADDRESS NUMBERING

Address assignments in the I/O system provides for up to 16 devices external to the 2200 processor. The address word is formulated such that the low-order four bits form the binary value for the address and the high-order four bits form the logical complement of the low order bits. For example device number 6 would have an address word as follows:

```
1 0 0 1 0 1 1 0
```

A-Register

LOGICAL COMPLEMENT  BINARY 6

BINARY 6

OCTAL 226

This addressing system permits any device to be coded for its particular address with only a four-input gate strapped to those output lines that are set to one during the address command.

Device addresses used in the Model 2200 are given in the following table:

<table>
<thead>
<tr>
<th>DEVICE</th>
<th>NUMBER</th>
<th>BINARY</th>
<th>OCTAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cassette Tape Decks</td>
<td>0</td>
<td>11100000</td>
<td>360</td>
</tr>
<tr>
<td>CRT/Keyboard</td>
<td>1</td>
<td>11100001</td>
<td>341</td>
</tr>
<tr>
<td>Asynchronous Communications Adaptor</td>
<td>2</td>
<td>11010010</td>
<td>322</td>
</tr>
<tr>
<td>2200/Printers</td>
<td>3</td>
<td>11000011</td>
<td>303</td>
</tr>
<tr>
<td>2200/Tape</td>
<td>4</td>
<td>10110100</td>
<td>264</td>
</tr>
<tr>
<td>Synchronous Communications Adaptor</td>
<td>5</td>
<td>10100101</td>
<td>245</td>
</tr>
<tr>
<td>Parallel Communications Adaptor</td>
<td>6</td>
<td>10010110</td>
<td>226</td>
</tr>
<tr>
<td>Card Reader</td>
<td>7</td>
<td>10000111</td>
<td>207</td>
</tr>
<tr>
<td>Disk Controller</td>
<td>8</td>
<td>01111000</td>
<td>170</td>
</tr>
<tr>
<td>Additional Communications Adaptor</td>
<td>9</td>
<td>01101001</td>
<td>151</td>
</tr>
<tr>
<td>Additional Printer</td>
<td>10</td>
<td>01011010</td>
<td>132</td>
</tr>
<tr>
<td>Additional Tape/Disk</td>
<td>11</td>
<td>01001011</td>
<td>113</td>
</tr>
<tr>
<td>Unassigned</td>
<td>12</td>
<td>00111100</td>
<td>074</td>
</tr>
<tr>
<td>&quot;</td>
<td>13</td>
<td>00101101</td>
<td>065</td>
</tr>
<tr>
<td>&quot;</td>
<td>14</td>
<td>00011110</td>
<td>036</td>
</tr>
<tr>
<td>&quot;</td>
<td>15</td>
<td>00001111</td>
<td>017</td>
</tr>
</tbody>
</table>

5.11 I/O POWER AND GROUND LINES

The Model 2200 provides several power supply voltages for use by external devices. Table 5-3 below lists the characteristics of each power and ground line.

5.12 I/O SYSTEM CONNECTOR

Connection to the I/O system is made through an Amphenol 17-20500-1 connector. The mating I/O cable should have a 50-pin Amphenol 17-10500-1 connector.

Table 5-4 lists the pin assignments.
FIGURE 5.2

I/O CABLE, ELECTRICAL CHARACTERISTICS
FIGURE 5-3
TYPICAL DATA OUTPUT SEQUENCE
### TABLE 5-3

I/O POWER AND GROUND LINES

<table>
<thead>
<tr>
<th>VOLTAGE</th>
<th>MAX. CURRENT</th>
<th>REGULATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>-12 Volts</td>
<td>0.5 amps</td>
<td>±10%</td>
</tr>
<tr>
<td>-5 Volts</td>
<td>0.1 amps</td>
<td>±5%</td>
</tr>
<tr>
<td>+5 Volts</td>
<td>3.4 amps</td>
<td>±5%</td>
</tr>
<tr>
<td>+12 Volts</td>
<td>0.5 amps</td>
<td>±10%</td>
</tr>
<tr>
<td>+24 Volts</td>
<td>0.1 amps</td>
<td>±5%</td>
</tr>
<tr>
<td>Power Ground</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Signal Ground</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

### TABLE 5-4

I/O CONNECTOR PIN ASSIGNMENTS

<table>
<thead>
<tr>
<th>ASSIGNMENT</th>
<th>PIN NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data output 0</td>
<td>44</td>
</tr>
<tr>
<td>1</td>
<td>45</td>
</tr>
<tr>
<td>(A Bus Outputs) 2</td>
<td>46</td>
</tr>
<tr>
<td>3</td>
<td>29</td>
</tr>
<tr>
<td>4</td>
<td>30</td>
</tr>
<tr>
<td>5</td>
<td>31</td>
</tr>
<tr>
<td>6</td>
<td>32</td>
</tr>
<tr>
<td>7</td>
<td>33</td>
</tr>
<tr>
<td>Data Input 0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>(A Bus Inputs) 2</td>
<td>3</td>
</tr>
<tr>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>4</td>
<td>5</td>
</tr>
<tr>
<td>5</td>
<td>6</td>
</tr>
<tr>
<td>6</td>
<td>7</td>
</tr>
<tr>
<td>7</td>
<td>18</td>
</tr>
<tr>
<td>Input Strobe (Read)</td>
<td>12</td>
</tr>
<tr>
<td>Address Command</td>
<td>15</td>
</tr>
<tr>
<td>Sense Status Command</td>
<td>13</td>
</tr>
<tr>
<td>Sense Data Command</td>
<td>14</td>
</tr>
<tr>
<td>Write Command</td>
<td>19</td>
</tr>
<tr>
<td>Command 1</td>
<td>20</td>
</tr>
<tr>
<td>Command 2</td>
<td>21</td>
</tr>
<tr>
<td>Command 3</td>
<td>22</td>
</tr>
<tr>
<td>Command 4</td>
<td>23</td>
</tr>
<tr>
<td>153.6 KHz Clock</td>
<td>39</td>
</tr>
<tr>
<td>-12v</td>
<td>24</td>
</tr>
<tr>
<td>-5v</td>
<td>27</td>
</tr>
<tr>
<td>+5v</td>
<td>8, 9, 10, 11</td>
</tr>
<tr>
<td>+12v</td>
<td>25</td>
</tr>
<tr>
<td>+24v</td>
<td>26</td>
</tr>
<tr>
<td>Ground (Power &amp; Signal)</td>
<td>40, 41, 42, 43</td>
</tr>
</tbody>
</table>
FIGURE 5-4
TYPICAL DATA INPUT SEQUENCE
PART 6

KEYBOARD

6.1 GENERAL DESCRIPTION

The keyboard on the Datapoint 2200 performs the functions of data entry and processor control. The keys are divided into three sections, each of which has its own function.

Section 1 consists of 41 standard alphabetic, numeric and special character keys found in the ASCII character set. Figure 7-1 illustrates the keyboard layout.

Section 2 consists of an 11 key matrix which is identical to a standard adding machine keyboard with the addition of a decimal point (period). The keys in this section are duplicates of certain keys found in Section 1 and are provided to facilitate entry of large amounts of numeric data. The 11-key matrix may be optionally supplied with control-key coding rather than numeric key coding and with keytops engraved to customer specifications.

The keys in Section 3 are special function keys which exert control over the processor. Their names and associated functions are as follows:

RUN  Momentary contact switch, which when depressed, causes the processor to begin execution of the instruction located at the address in memory currently addressed by the program counter.

STOP  Momentary contact switch which, when depressed, causes instruction execution to halt at the completion of the current instruction. Care should be taken when using this switch, because any tape operation which may be in progress will be aborted. If the auto-restart tab on the rear tape cassette is removed the STOP key performs the same function as the RESTART key.

KEYBOARD  Momentary contact switch which sets a status bit that may be tested at any time by the processor.

DISPLAY  Momentary contact switch with a function similar to that of KEYBOARD switch. Either one or both of these switches may be depressed.

RESTART  Momentary contact switch which causes the processor to halt, rewind the system or program tape mounted on Deck 1 (rear deck), load and execute the first record found on tape.

6.2 OPERATION

The keyboard is addressed by the processor by loading the A-register with 341g and executing an EX ADR command. (The CRT display also uses this address. Data transfers to the processor are from the keyboard and transfers from the processor are to the display.) Following the address sequence the c.r.t./keyboard status word can be loaded into the A-register by executing an INPUT instruction. Bit 1 of the A-register may be tested by the program to determine if a character is ready for transfer from the keyboard. Bits 2 and 3 will indicate if either the KEYBOARD or DISPLAY control switch is pressed.

The External Commands associated with the operation of the keyboard are as follows:

a. EX BEEP. This command produces a 1500 Hertz tone for a duration of about 100 msec. The tone could be used as an error or ready signal to the keyboard operator.

b. EX CLICK. This command produces an audible click which could be used to acknowledge receipt of a valid character when a key is depressed.

c. EX COM1 (Command 1). Presents a control word contained in the A-register to the keyboard. Bit 5 of the control word controls the KEYBOARD switch light and bit 6 controls the DISPLAY switch light as follows:

- CRT/KEYBOARD CONTROL WORD
- CRT WRITE READY
- KEYBOARD READ READY
- KEYBOARD CONTROL SWITCH DEPRESSED
- DISPLAY CONTROL SWITCH DEPRESSED
- UNASSIGNED

- CRT UNASSIGNED
- KEYBOARD LIGHT (1=on, 0=off)
- DISPLAY LIGHT (1=on, 0=off)
- UNASSIGNED
### TABLE 6-1

**KEYBOARD CODING (ASCII)**

<table>
<thead>
<tr>
<th>Key</th>
<th>ASCII Code</th>
<th>Decimal Value</th>
<th>Decimal Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>101</td>
<td>0.060</td>
<td>-0.072</td>
</tr>
<tr>
<td>B</td>
<td>102</td>
<td>1.061</td>
<td>-0.073</td>
</tr>
<tr>
<td>C</td>
<td>103</td>
<td>2.062</td>
<td>&lt; -0.074</td>
</tr>
<tr>
<td>D</td>
<td>104</td>
<td>3.063</td>
<td>= -0.075</td>
</tr>
<tr>
<td>E</td>
<td>105</td>
<td>4.064</td>
<td>&gt; -0.076</td>
</tr>
<tr>
<td>F</td>
<td>106</td>
<td>5.065</td>
<td>? -0.077</td>
</tr>
<tr>
<td>G</td>
<td>107</td>
<td>6.066</td>
<td>1 -133</td>
</tr>
<tr>
<td>H</td>
<td>110</td>
<td>7.067</td>
<td>&lt; -176</td>
</tr>
<tr>
<td>I</td>
<td>111</td>
<td>8.070</td>
<td>1 -135</td>
</tr>
<tr>
<td>J</td>
<td>112</td>
<td>9.071</td>
<td>A -136</td>
</tr>
<tr>
<td>Space</td>
<td>040</td>
<td>1 -137</td>
<td></td>
</tr>
<tr>
<td>K</td>
<td>113</td>
<td>1 -153</td>
<td></td>
</tr>
<tr>
<td>L</td>
<td>114</td>
<td>1 -154</td>
<td></td>
</tr>
<tr>
<td>M</td>
<td>115</td>
<td>1 -155</td>
<td></td>
</tr>
<tr>
<td>N</td>
<td>116</td>
<td>1 -156</td>
<td></td>
</tr>
<tr>
<td>O</td>
<td>117</td>
<td>5 -044</td>
<td></td>
</tr>
<tr>
<td>P</td>
<td>120</td>
<td>6 -045</td>
<td></td>
</tr>
<tr>
<td>Q</td>
<td>121</td>
<td>7 -046</td>
<td></td>
</tr>
<tr>
<td>R</td>
<td>122</td>
<td>Enter -015</td>
<td></td>
</tr>
<tr>
<td>S</td>
<td>123</td>
<td>Cancel -030</td>
<td></td>
</tr>
<tr>
<td>T</td>
<td>124</td>
<td>Backspace -010</td>
<td></td>
</tr>
<tr>
<td>U</td>
<td>125</td>
<td>Del -177</td>
<td></td>
</tr>
<tr>
<td>V</td>
<td>126</td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td>127</td>
<td></td>
<td></td>
</tr>
<tr>
<td>X</td>
<td>130</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Y</td>
<td>131</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Z</td>
<td>132</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### SPECIAL NUMBER PAD OPTION

<table>
<thead>
<tr>
<th>Key</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>[, ]</td>
<td>0.016</td>
</tr>
<tr>
<td>[0]</td>
<td>0.020</td>
</tr>
<tr>
<td>[1]</td>
<td>0.021</td>
</tr>
<tr>
<td>[2]</td>
<td>0.022</td>
</tr>
<tr>
<td>[3]</td>
<td>0.023</td>
</tr>
<tr>
<td>[4]</td>
<td>0.024</td>
</tr>
<tr>
<td>[5]</td>
<td>0.025</td>
</tr>
<tr>
<td>[6]</td>
<td>0.026</td>
</tr>
<tr>
<td>[7]</td>
<td>0.027</td>
</tr>
<tr>
<td>[8]</td>
<td>0.030</td>
</tr>
<tr>
<td>[9]</td>
<td>0.031</td>
</tr>
</tbody>
</table>

6-2
7.1 GENERAL DESCRIPTION

The display unit on the Datapoint 2200 consists of a CRT capable of displaying 12 lines of 80 characters each a character generator, 960 cells of refresh memory (power line frequency refresh rate), and a group of registers utilized to position the cursor. The maximum character transfer rate to the CRT depends on the software technique employed. It can vary from 60 characters per second (50 when used with 50 cycle power) to as much as 12,000 CPS (10,000 with 50 cycle power) using a special full screen transfer direct from memory.

The character set utilized by the CRT display consists of the full ASCII set with both upper and lower case alphabets and all numeric and special characters.

7.2 OPERATION

The CRT is addressed and status tested in the same manner as the keyboard (see paragraph 6.2) Bit 0 of the status word indicates that the CRT is ready to accept data or commands. Characters are transferred to the screen by loading the A-register with the character to be displayed and executing an EX WRITE. The character will be displayed at the current cursor location.

Control of the CRT is accomplished through the use of the three external commands: Command 1, Command 2, and Command 3. The functions performed by these commands are as follows:

a. EX COM1 (Command 1) Transfers a control word contained in the A-register to the CRT. The applicable bit assignments and their functions are as follows:

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CRT/KEYBOARD CONTROL WORD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Unassigned</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Erase from cursor to end of line</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Erase from cursor to end of frame</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Roll-up 1 line</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cursor on/off (on=1, off=0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Keyboard Light</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Display Light</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Unassigned</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The erase functions permit selective erasures on the screen by limiting erasures to those character positions following the current cursor position to the end of the line (or page).

The roll-up function causes all displayed characters (not the cursor) to move up one line. The top line on the screen is lost.

The cursor image may be turned on or off through the control word. The cursor position is the same in either case. The cursor image is automatically turned off whenever the processor is in the HALT state.

b. EX COM2 (Command 2) Positions the cursor to the horizontal character slot designated by the contents of the A-register. Character position 0-79_{10} (0-117_{10}) are valid.

c. EX COM3 (Command 3) Positions the cursor to the line designated by the contents of the A-register. Line number 0-11_{10} (0-13_{10}) are valid.

In order to write a new character, the cursor must occupy that character's position on the screen. After the character has been written, the cursor should then be moved to the next horizontal (or vertical) position desired. The CRT Write Ready status bit must be true before positioning the cursor or displaying a character.

Both the CRT and keyboard utilize the standard ASCII character set. (See Table 6-1). Any invalid character code will appear as a blank space on the CRT screen.
FIGURE 7-1

KEYBOARD LAYOUT
PART 8
CASSETTE TAPES

8.1 GENERAL DESCRIPTION

The Datapoint 2200 contains two cassette tape recording devices for storage of programs and data. Since the hardware restart (section 6.1) uses the rear deck (number one), programs will typically be on it while data areas will be the front deck (number two). However, once the machine is initially loaded, either deck may be used for both purposes.

Data on the tape is organized by record (of any length). Records are written and read at 735 eight-bit characters per second with a tape speed of approximately 7½ inches per second. See Table 8.1 for a list of physical specifications.

8.2 OPERATIONS

Data is recorded or read in bit serial fashion on one track. Each eight-bit character is framed by three sync bits on either side of the character:

```
0 1 0 x x x x x x x 0 1 0 x x x x x x x 0 1 0
Sync Code | Character 1 | Sync Code | Character 2 | Sync Code
```

The appearance of the correct sync code indicates that the character is valid. Any other sync code causes special action to be taken on data reads. Note that the sync codes are valid for tape motion in either direction so the tape may be read backwards although in the reverse direction the data bits will appear reversed (bit 0 will be bit 7, 1 will be 6, etc.)

A record is a group of successive valid characters. An inter-record gap is indicated by the failure of the sync code to be zero one zero and the character position an all mark code (ones):

```
0 1 0 x x x x x x x 0 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
Sync Code | Valid Character | Sync Code | Inter Record Gap | Sync Code | Inter Record Gap
```

Only valid characters will be presented as data from the tape unit.

8.3 STATUS

The cassette tape unit is addressed by the processor by loading the A-register with 360G and executing the EX ADR instruction. Following this sequence, the tape unit status can be loaded into the A-register by executing an INPUT instruction. The bit assignments are as follows:

```
7 6 5 4 3 2 1 0
<table>
<thead>
<tr>
<th>TAPE STATUS WORD</th>
</tr>
</thead>
<tbody>
<tr>
<td>Deck Ready</td>
</tr>
<tr>
<td>End of Tape</td>
</tr>
<tr>
<td>Read Ready</td>
</tr>
<tr>
<td>Write Ready</td>
</tr>
<tr>
<td>Inter-Record Gap</td>
</tr>
<tr>
<td>Unassigned</td>
</tr>
<tr>
<td>Cassette in Place</td>
</tr>
<tr>
<td>Unassigned</td>
</tr>
</tbody>
</table>

DECK READY
Deck ready will be set whenever the tape unit is ready to accept another command. (Only the TSTOP command should be issued if this bit is false). When Deck Ready is true the tape will be stopped, a cassette in the selected deck, and not wound to the clear leader at either end, and the head engaged. This bit should be checked after selecting a deck.

END OF TAPE
End of Tape indicates that the cassette has run onto leader (in either direction).

READ READY
Read Ready indicates that the selected deck has read another character.

WRITE READY
Write Ready indicates that the selected deck is ready to write another character.

INTER-RECORD GAP
Inter-Record Gap indicates the selected deck has come across an inter-record gap (invalid sync code).

CASSETTE IN PLACE
Cassette in Place indicates that a cassette is physically in place in the selected deck.

8.4 CONTROL

When the cassette tape unit is addressed the following instructions will control the action of the tape:

a. EX TSTOP causes any motion of either deck to be stopped and any read or write operations to be terminated. When everything has settled, the ready status bit will come true and operations may be resumed.

b. EX DECK! causes deck one (rear) to be the currently selected deck. Before commanding a deck selection, care should be taken that the currently selected deck has completed all operations.
c. EX DECK2 causes deck two (front) to be the currently selected deck. Note the precaution in (b).

d. EX RBK causes the currently selected deck to be set in forward motion and, after 70 msec, for the read circuitry to be enabled. The read ready status bit will come true upon appearance on the tape of the first valid character. Upon appearance of an invalid sync code, the inter-record gap status bit comes true and tape motion is automatically stopped. Note that this will happen only after at least one valid character has been found. Once the read ready status bit comes true, the character must be taken within 2.8 milliseconds or it will be overwritten with the next one. The tape read hardware double-buffers incoming characters to allow the 2.8 msec character availability.

e. EX BSP is similar to EX RBK except that tape motion is in the reverse direction so the data bits will be reversed.

f. EX SF is similar to EX RBK except the tape is not stopped upon appearance of an inter-record gap, and if allowed to continue will start to read the next record on the tape. In this case, the read ready status bit will come true again after the first character of the next record is read. Only an EX TSTOP will stop the motion initiated by EX SF.

g. EX SB is similar to EX SF except that tape motion is in the reverse direction and the data bits are reversed.

h. EX WBK causes the currently selected deck to be set in forward motion and all status bits except the write ready to go false. A character must then be presented within 2.8 milliseconds (the first character will be accepted at once due to the buffering in the tape hardware and then there will be a pause while the tape comes up to speed), at which time the write ready will go false until the writing circuitry is ready to accept another character. An end of record is signaled to the hardware by withholding a character for a period of time longer than 2.8 milliseconds specified above. When this is done, the write ready will go false, an inter-record gap will be written, the tape motion will cease and the deck ready status bit will come true again.

i. EX REWIND causes the tape to be rewound to the beginning on the selected deck. Worst case rewind time is approximately 40 seconds.

j. PUNCH TABS on the Cassette Cartridge are used for "write protect" and "automatic restart". The punch tab on the left (as you face the terminal) inhibits the ability to write on tape, when punched. When the tab on the right is punched, it causes an automatic restart whenever a halt or power-up occurs.

### TABLE 8-1

**TAPE UNIT PHYSICAL SPECIFICATIONS**

<table>
<thead>
<tr>
<th>Specification</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Density</td>
<td>47 characters/inch</td>
</tr>
<tr>
<td>Speed</td>
<td>7.5 ips</td>
</tr>
<tr>
<td>Recording Rate</td>
<td>350 c.p.s.</td>
</tr>
<tr>
<td>Capacity</td>
<td>130,000 characters (typical)</td>
</tr>
<tr>
<td>Start/Stop Time (Inter-Record Gap)</td>
<td>280 msec.</td>
</tr>
<tr>
<td>Start/Stop Distance</td>
<td>2 inches</td>
</tr>
<tr>
<td>(Inter-Record Gap)</td>
<td>90 ips</td>
</tr>
<tr>
<td>Rewind Speed</td>
<td>40 sec.</td>
</tr>
<tr>
<td>Rewind Time</td>
<td></td>
</tr>
<tr>
<td>(max 300 ft.)</td>
<td></td>
</tr>
<tr>
<td>Character Transfer Time</td>
<td>2.8 msec.</td>
</tr>
</tbody>
</table>